SN74LVC1G74RSER

产品概述

The SN74LVC1G74RSER is a single positive-edge-triggered D-type Flip-flop is designed for 1.65 to 5.5V VCC operation. A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

  • Supports down translation to VCC
  • ±24mA Output drive at 3.3V
  • Ioff Supports live insertion, partial-power-down mode and back-drive protection
  • Latch-up performance exceeds 100mA per JESD 78, class II
  • Green product and no Sb/Br

应用

通信与网络, 电机驱动与控制, 消费电子产品

产品信息


:
74LVC1G74

:
D

:
4.4ns

:
200MHz

:
32mA

:
UQFN

:
8引脚

:
上升沿

:
互补

:
1.65V

:
5.5V

:
74LVC

:
741G74

:
-40°C

:
85°C

:
-

:
-

:
MSL 1 -无限制

热门标签
友情链接