SN74LV138ADR .

产品概述

The SN74LV138ADR is a 3-to-8 Decoder/Demultiplexer designed for 2 to 5.5V VCC operation. It is for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of these decoders and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible. The conditions at the binary-select inputs (A, B, C) and the three enable inputs (G1, G2A, G2B) select one of eight output lines. The two active-low (G2A, G2B) and one active-high (G1) enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter.

  • Support mixed-mode voltage operation on all ports
  • Ioff Supports partial-power-down mode operation
  • Latch-up performance exceeds 250mA per JESD 17
  • Green product and no Sb/Br

应用

工业

产品信息


:
74LV138

:
解码器/信号分离器

:
8输出

:
SOIC

:
16引脚

:
2V

:
5.5V

:
74LV

:
74138

:
-40°C

:
85°C

:
-

:
-

:
MSL 1 -无限制

热门标签
友情链接